# GENERAL INSTRUMENT # SP0250 APPLICATIONS MANUAL **Microelectronics Division**General Instrument Corporation # GENERAL INSTRUMENT # SP0250 APPLICATIONS MANUAL **Microelectronics Division**General Instrument Corporation TABLE OF CONTENTS—PAGE 2 **JUNE 1982** © Copyright June 1982 GENEHAL INSTHUMENT COHPOHATION All information in this book is subject to change without notice. The information in this publication, including schematics, is suggestive only, General Instrument Corporation makes no warranty express or implied, nor will it be responsible or liable for, (a) the accuracy of such information, (b) its use or (c) any infringement of patents or other rights of third parties. # **SP0250 Applications Manual** # Table of Contents | 1. | Boothpalon in | 3 | |-----|---------------------------------------------------|---| | 2. | Features | 3 | | 3. | Theory | 4 | | 4. | Pin Configuration | 5 | | 5. | Pin Functions | 5 | | 6. | Test Pins | 6 | | 7. | Timing Diagram | 6 | | 8. | Architecture | 7 | | 9. | FIFO | 8 | | 10. | Digital Filter | 9 | | 11. | Filter Coefficients 1 | 1 | | 12. | DAC Output | 2 | | 13. | Electrical Characteristics | 2 | | 14. | Speech Code Generation | 3 | | | • Application 1 | 3 | | | • Description 1 | 3 | | | • Operation 1 | 3 | | 15. | PIC Microcomputer Functions | 5 | | 16. | Example 1 | 6 | | 17. | Speech Data 1 | 8 | | 18. | Listing 2 | 0 | | | - | | # LIST OF ILLUSTRATIONS | Fig. 1 | Speech System Block Diagram | 3 | |---------|-----------------------------|-----| | Fig. 2 | Speech Synthesis Model | | | Fig. 3 | Block Diagram of SP0250 | 7 | | Fig. 4 | Data Block Format of Speech | 4 | | Fig. 5 | Single Cascade Stage | 10 | | Fig. 6 | Six Cascade Stages | 1 C | | Fig. 7 | VSM2032 Speech Module | 14 | | Fig. 8 | Speech Frame Format | 16 | | Fig. 9 | ROM Format | 17 | | Fig. 10 | Flowchart | 19 | #### **DESCRIPTION** The SP0250 speech synthesizer is an N-channel MOS LSI device capable of generating high quality speech with the natural inflection and emphasis of the original speaker. Operation requires one or more ROMs to store speech data and a microcomputer/processor such as General Instrument's PIC1650A (Figure 1). The microcomputer retrieves a data block from the ROM, formats it into a $15 \times 8$ bit speech data frame and transfers it to the SP0250 8-bit port using two handshaking signals. This speech data frame, which includes such information as pitch period, amplitude, voiced/unvoiced, number of repetitions and filter coefficients "programs" the synthesizer to produce one frame of speech output. The achievable output has a frequency response of .1-5KHz, a dynamic range of 42dB and a signal to noise ratio of approximately 35 dB. #### **FEATURES:** - High quality speech synthesizer - Single +5 volt supply - Simple interface to a microcomputer or microprocessor based system - TTL compatible 8 bit bus interface - Handshaking - Double Buffered Input #### **THEORY** Human speech is characterized as either voiced or unvoiced. When the vocal cords vibrate and the passage of air is not constricted, a "vowel like" sound is produced (voiced). Voiced sounds like *I*, *m* or ee have a pitch which is determined by the rate at which the vocal cords vibrate. Unvoiced sounds like *s*, *f* and *sh* have no definite pitch and are produced when air passes through constrictions formed by the teeth, tongue or lips. The SP0250 is a digital model of this process and is illustrated in Figure 2. The voiced/unvoiced parameter selects either the impulse generator or the random noise generator as the excitation source. The source signal is multiplied by the gain to achieve the correct amplitude and input to the digital filter. The output of the digital filter — which is "programmed" by 12 coefficients to model the human vocal tract — is fed to a pulse width modulator which produces the audio signal. The coefficients are generated by a speech analysis program incorporating a technique known as Linear Predictive Coding (LPC). LPC is a mathematical technique for generating points of a waveform from a weighted linear combination of previous samples. This form of mathematical comparison, relating the current output to a series of previous outputs, models the characteristic properties of the human speech mechanism. # **PIN FUNCTIONS** | PIN NUMBER | NAME | FUNCTION | |-----------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | 15<br>1 | V <sub>DD</sub><br>V <sub>SS</sub> | Positive power supply<br>Ground | | Clock<br>12<br>10<br>Inputs | XTAL IN<br>XTAL OUT | 3.12 MHz crystal and associated circuitry. | | 22 | Reset | Two high to low transitions; required to reset the chip. | | 23-28, 2, 3 | D <sub>0</sub> -D <sub>7</sub> Data Bus | 8 bit data bus; used by the microcomputer to transfer speech data to the SP0250. | | 5 | Data Present | The negative edge of the Data Present pulse clocks 8 bits of speech data into the SP0250. Must be low while SP0250 is reset. | | 4, 16, 7, 18 | | Must be grounded for proper chip operation. | | Outputs<br>6 | Data Request | The SP0250 drives the Data Request pin high when it is ready to input speech data. | | 19 | Digital Out | Chip output. This output is open collector and requires a pull-up. | | 9 | 3.120MHz CPU Clock | Buffered push-pull output. | | 14 | 4.5KHz Clock | Buffered push-pull output with a 3:4 high to low ratio. | #### **TEST PINS** | PIN NUMBER | NAME | FUNCTION | |--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | Test Inputs<br>7 | Direct Data Mode | A logic 1 on this input causes the data bus to be loaded directly into the source register in the chip on negative edge of Data Present pulse. | | 18 | ROM Test | A logic 1 on this input causes the contents of the coefficient ROM to appear on the SERIAL DATA pin, Clock rate 1.56 MHz. | | Test Outputs<br>20 | SYNC | Buffered push-pull test output; 640ns positive pulse with a duty cycle of 312 clocks. | | 21 | Serial Data | Buffered push-pull test output; monitors a point in the internal data bus. | | 8 | 1.56MHz Data Clock | Buffered push-pull square wave output. | | 13 | 1.04MHz PIC Clock | Buffered push-pull output with 1:2 high to low ratio. | Data Request and Data Present are the handshaking signals used by the SP0250 and the microcomputer to transfer speech data. The SP0250 drives the Data Request line high when it is ready to accept a 15 x 8 bit speech frame (Data Request stays high until the entire frame has been input). When the microcomputer sees a logic 1 on Data Request, it will begin to send speech data. The microcomputer outputs 8 bits to the SP0250 followed by a Data Present pulse. This procedure is repeated until the entire 15 byte frame has been transferred. #### **ARCHITECTURE** The SP0250 is controlled by 15 programmable eight bit parameter registers which hold the following information: voiced/unvoiced, pitch period, repeat count, amplitude and 12 digital filter coefficients (Figure 3). Bit six of the repeat register is used to select either voiced or unvoiced source operation. If voiced mode is selected, the pitch period register determines the spacing between the scaled unit impulses applied to the digital filter. The repeat register indicates the number of full pitch periods which will be synthesized before the 15 parameter registers are updated. The amplitude register in both voiced and unvoiced mode controls the gain of the source. ## **FIFO** The parameter registers are loaded through an 8 bit port into a 15 x 8 bit (one frame speech data, Figure 4) FIFO store. The FIFO gives the microcomputer the ability to load the next set of parameters while the present set is controlling the synthesizer. #### **DIGITAL FILTER** The filter section is implemented using totally digital techniques. This approach allows one 2nd order section to serve as six sections through the use of multiplexing. The section that is implemented is the 2nd order infinite impulse response (IIR) digital filter shown in Figure 5. This filter stage has the transfer function: $$H(Z) = \frac{1}{1 - 2F_tZ^{-1} - B_tZ^{-2}}$$ Therefore, it can be shown that the poles of the transfer function occur at: $$\frac{-2F_{t}\pm\sqrt{4F_{t}^{2}+4B_{t}}}{-2}$$ and when, $$-1 < B_t \le 0$$ and, $$|F_t| \leq \sqrt{-B}$$ the poles will be placed in a complex pair, forming a resonator with the bandwidth given by: (1) $$B.W. = \frac{-Fs LN (B^2)}{\pi}$$ where Fs is the sampling frequency in HZ and the center frequency (Fk) given by: (2) $$Fk = Fs COS^{-1} \frac{2F_t}{\sqrt{-B_t}}$$ $$2\pi$$ As can be seen from equations (1) and (2), modification of the B coefficient changes both the frequency and bandwidth of the resonator Modification of the F coefficient changes only the center frequency, and has no effect on the corresponding bandwidth. Since speech signals (in particular vowel sounds) convey information through the shifting of resonant peaks in the spectrum, it is desirable to be able to change center frequencies of the 2nd order stages independent of their respective bandwidth settings. In addition it is important that the parameters of the individual stages (corresponding to particular resonances) can be independently modified. The use of cascade 2nd order stages supports these features, giving this configuration a distinct advantage over other filter sections currently in use for speech synthesis, such as the Lattice section, and direct form implementation. If it is desired to place resonances at a frequency of zero, these real axis poles can be accommodated directly. Each 2nd order stage may be used to place two real axis poles of variable bandwidth. If $X_1$ is the real axis location of the first pole, and $X_2$ the second: $$F_t = \frac{X_1 + X_2}{2}$$ and: $$B_t = (F - X_1)^2 - F^2$$ with the band widths of each given by: $$BW_1 = -2Fs LN X_1$$ $$BW_2 = -2Fs LN X_2$$ where Ft and Bt represent the coefficients in Figure 6. .998047 # FILTER COEFFICIENTS The coefficients $F_t$ and $B_t$ are non-linearly quantized by a table lookup ROM (internal to SP0250). The low order 7 bits of each filter coefficient addresses a 128 x 9 bit ROM which produces an unsigned 9 bit coefficient with a value between zero and one. The MSB of the original coefficient is the sign bit where 1 is positive and 0 is negative. The ROM contents are listed below: | | elent is the sign bit where 1 contents are listed below: | is positive and 0 is | 62<br>63 | | |-------------|----------------------------------------------------------|----------------------|----------------|--| | 7 bit | ROM | actual | 64<br>65<br>66 | | | coefficient | contents | value | 67<br>68 | | | 0 | 0 | 0.000000 | 69 | | | 1 | 9 | .017578 | 70 | | | 2 | 17 | .033203 | 71 | | | 3 | 25 | .048828 | 72 | | | 4 | 33 | .064453 | 73<br>74 | | | 5 | 41 | .080078 | 74<br>75 | | | 6 | 49 | .095703 | 75<br>76 | | | 7 | 57<br>65 | .111328 | 76<br>77 | | | 8 | 65<br>70 | .126953 | 77<br>78 | | | 9 | 73<br>81 | .142578<br>.158203 | 79 | | | 10<br>11 | 89 | .173828 | 80 | | | 12 | 97 | .189453 | 81 | | | 13 | 105 | .205078 | 82 | | | 14 | 113 | .220703 | 83 | | | 15 | 121 | .236328 | 84 | | | 16 | 129 | .251953 | 85 | | | 17 | 137 | .267578 | 86 | | | 18 | 145 | .283203 | 87 | | | 19 | 153 | .298828 | 88 | | | 20 | 161 | .314453 | 89 | | | 21 | 169 | .330078 | 90 | | | 22 | 177 | .345703 | 91 | | | 23 | 185 | .361328 | 92<br>93 | | | 24 | 193 | .376953 | 94 | | | 25 | 201 | .392578 | 95 | | | 26 | 209 | .408203 | 96 | | | 27<br>28 | 217<br>225 | .423828 | 97 | | | 26<br>29 | 233 | .455078 | 98 | | | 30 | 241 | .470703 | 99 | | | 31 | 249 | .486328 | 100 | | | 32 | 257 | .501953 | 101 | | | 33 | 265 | .517578 | 102 | | | 34 | 273 | .533203 | 103 | | | 35 | 281 | .548828 | 104 | | | 36 | 289 | .564453 | 105 | | | 37 | 297 | .580078 | 106 | | | 38 | 301 | .587891 | 107 | | | 39 | 305 | .595703 | 108<br>109 | | | 40 | 309 | .603516 | 110 | | | 41 | 313 | .611328<br>.619141 | 111 | | | 42 | 317<br>321 | .626953 | 112 | | | 43<br>44 | 325 | .634766 | 113 | | | 44<br>45 | 329 | .642578 | 114 | | | 46<br>46 | 333 | .650391 | 115 | | | 47 | 337 | .658203 | 116 | | | 48 | 341 | .666016 | 117 | | | 49 | 345 | .673828 | 118 | | | 50 | 349 | .681641 | 119 | | | 51 | 353 | .689453 | 120 | | | 52 | 357 | .697266 | 121 | | | 53 | 361 | .705078 | 122 | | | 54 | 365 | .712891 | 123 | | | 55 | 369 | .720703 | 124 | | | 56<br>57 | 373 | .728516 | 125<br>126 | | | 57<br>59 | 377<br>381 | .736328<br>.744141 | 127 | | | 58 | 301 | ./44141 | | | | 7 bit<br>coefficient | ROM contents | actual<br>value | |----------------------|--------------|--------------------| | 59 | 385 | .751953 | | 60 | 389 | .759766 | | 61 | 393 | .767578 | | 62<br>63 | 397<br>401 | .775391<br>.783203 | | 64 | 405 | .791016 | | 65 | 409 | .798828 | | 66 | 413 | .806641 | | 67 | 417 | .814453 | | 68<br>69 | 421<br>425 | .822266<br>.830078 | | 70 | 427 | .833984 | | 71 | 429 | .837891 | | 72 | 431 | .841797 | | 73<br>74 | 433<br>435 | .845703<br>.849609 | | 7 <del>4</del><br>75 | 437 | .853516 | | 76 | 439 | .857422 | | 77 | 441 | .861328 | | 78<br>70 | 443<br>445 | .865234<br>.869141 | | 79<br>80 | 445<br>447 | .873047 | | 81 | 449 | .876953 | | 82 | 451 | .880859 | | 83 | 453<br>455 | .884766<br>.888672 | | 84<br>85 | 455<br>457 | .892578 | | 86 | 459 | .896484 | | 87 | 461 | .900391 | | 88 | 463 | .904297 | | 89<br>90 | 465<br>467 | .908203<br>.912109 | | 90<br>91 | 469 | .916016 | | 92 | 471 | .919922 | | 93 | 473 | .923828 | | 94<br>95 | 475<br>477 | .927734<br>.931641 | | 95<br>96 | 477<br>479 | .935547 | | 97 | 481 | .939453 | | 98 | 482 | .941406 | | 99 | 483 | .943359<br>.945313 | | 100<br>101 | 484<br>485 | .947266 | | 102 | 486 | .949219 | | 103 | 487 | .951172 | | 104 | 488 | .953125<br>.955078 | | 105<br>106 | 489<br>490 | .957031 | | 107 | 491 | .958984 | | 108 | 492 | .960938 | | 109 | 493 | .962891 | | 110<br>111 | 494<br>495 | .964844<br>.966797 | | 112 | 496 | .968750 | | 113 | 497 | .970703 | | 114 | 498 | .972656 | | 115 | 499<br>500 | .974609<br>.976563 | | 116<br>117 | 500<br>501 | .978516 | | 118 | 502 | .980469 | | 119 | 503 | .982422 | | 120 | 504<br>505 | .984375<br>.986328 | | 121<br>122 | 505<br>506 | .988281 | | 123 | 507 | .990234 | | 124 | 508 | .992188 | | 125 | 509 | .994141 | | 126 | 510<br>511 | .996094 | 511 #### **DAC OUTPUT** The output of the digital filter drives an internal 7 bit pulse width modulation (PWM) digital to analog converter. The design of the PWM DAC is such that all noise components are at or above 10KHz. The output is low pass filtered to 5KHz, and externally amplified. #### **ELECTRICAL CHARACTERISTICS** | Maximum Ratings* | | |------------------|-----------------| | Vcc | -0.3V to $+12V$ | Storage Temperature -25° to +125°C Lead Temp (Soldering) 10Sec @ +330°C Standard Conditions (unless otherwise stated) Vcc = +4.6V to +6.5V Operating Temperature = 0°C to +55°C \*Exceeding these ratings could cause permanent damage to the device. This is a stress rating only and functional operation of this device at these conditions is not implied — operating ranges are specified in Standard Conditions. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Data labeled "typical" is presented for design guidance only and is not guaranteed. #### DC CHARACTERISTICS | Characteristic | Min | Тур | Max | Units | Conditions | |-----------------------------------------|------|-----|-----|-------|----------------------| | 10 Inputs: | | | | | | | Reset D0-D7, Data Present | | | | | | | Logic 0 | 0.0 | - | 0.6 | V | | | Logic 1 | 2.4 | _ | Vcc | V | | | Leakage | – | _ | 10 | μA | 5.5V | | 1 Clock Input: | | | | | | | Logic 0 | 0.0 | _ | 0.6 | V | | | Logic 1 | 4.0 | - | Vcc | V | | | Leakage | _ | _ | 10 | μΑ | 5.5V | | 2 Test Inputs | | | | | | | Direct Data Mode, ROM Test | | l | | | | | Logic 0 | 0.0 | _ | 0.6 | V | | | Logic 1 | 2.4 | _ | Vcc | v | | | Capacitance | | _ | 10 | pF | | | Leakage | _ | - | 10 | μA | 5.5V | | 3 P/P Outputs | | | | | | | Data Request, CPU Clock, 445.7kHz Clock | | | | | | | Logic 0 | 0.0 | _ | 0.6 | l v | .72mA | | Logic 1 | 3.50 | _ | Vcc | V | -50μA | | 1 O/C Output | | | | | | | Digital Out | | | | | | | Logic 0 | 0.0 | _ | 0.6 | V | 2.2K | | Logic 1 | _ | _ | 10 | μА | 5.0V Source | | Power on $V_{DD} = I_{CC}$ | _ | 50 | 75 | mA@ | | | | | | | 25°C | V <sub>DD</sub> =5.5 | | | | | | | V <sub>SS</sub> =0.0 | | | | | | | No Loads | #### AC CHARACTERISTICS | Characteristic | Min | Тур | Max | Units | Conditions | |--------------------------------|------|--------------------------------------|-------------|-------|------------| | Clock Frequency | _ | 3.12 | _ | MHz | Square | | Clock Period | - | 320 | l – | ns | Wave | | Data Present | İ | | | | | | Logic 1 | 1.5 | l – | _ | μs | | | Logic Q | 10.0 | - | - | με | | | Reset D0-D7 | 1000 | - | i – | μs | | | Set Up | 1.5 | _ | _ | μs | | | Hold | 1.5 | _ | _ | μs | | | P/P Test Output<br>Serial Data | | | | | | | Logic 0 | 0.0 | - | 0.6 | V | | | Logic 1 | 3.50 | | Vcc | ٧ | No Load | | | | | омα 🗧 | ко | | | | , | 20p1 <u>±</u> 3 12M112 <u>±</u> 20p1 | | | | | | | CHIP WILL (<br>WITH PASSI<br>SHOWN F | VE COMPONEN | TS | | #### **SPEECH CODE GENERATION** The analog speech signal from a tape recording is applied to a .1-5KHz bandpass filter and sampled at a 10KHz rate. Each sample is converted to a 12 bit digital value. A pitch period estimation and voicing decision is made to obtain the pitch, amplitude, and repeat coefficients. An LPC analysis is then performed on the digital data which produces the digital filter coefficients to best match the spectral characteristics of the samples in a particular speech frame. During this analysis, the number of filter stages and the coefficients precision (low, high, full) information is entered. The coefficients generated by the analysis are then translated into a form which is compatible with the SP0250. If desired, the data may be further compressed by delta coding the coefficients. #### **APPLICATION:** The SP0250 is easily interfaced to most microcomputers or microprocessor systems. The microcomputer must decide what word or phrase to speak, retrieve speech data, expand data if it was compressed, and transfer the data to the speech chip. #### **DESCRIPTION:** The VSM2032 speech module includes the SP0250 speech synthesizer, a PIC1650A microcomputer and standard 32K ROM. The module interface consists of seven input lines (S0-S6), a STROBE line, a RESET line and a BUSY line. #### **OPERATION:** The word or phrase to be spoken is selected by placing its address on lines S0 through S6. The address is clocked into the module by a pulse on the STROBE line. At this time, the module will drive the BUSY line low and start speaking the selected word. When the module has finished speaking it will drive the BUSY line high and wait for new input on S0-S6. # PIC MICROCOMPUTER FUNCTIONS The functions of the PIC microcomputer in the VSM2032 module include the following: - Input word address - Retrieve compressed speech data from ROM - Expand speech data to 15 x 8 bit frame - Output speech frame to SP0250 Of these four tasks, expanding the speech data is the only one which needs further explanation. The speech data frames are usually stored in a compressed format to yield more speech per ROM. There are three techniques used to compress the data: #### **REDUCE STAGES:** Often it is unnecessary to implement all six filter stages for adequate speech modeling. In general, voiced speech requires four to six stages while unvoiced speech can be modeled with two to four stages. The unused stages have coefficients of zero. ## REDUCE PRECISION: Storing full 8 bits of precision for all 15 coefficients is unnecessary. It is possible to assign a different bit precision to each of the coefficients. #### **DELTA CODING:** This technique exploits the relatively smooth and continuous characteristic of the coefficients. The smaller differential between parameters in adjacent frames is stored rather than the absolute magnitude. NOTE: Roducing the number of filter stages and reducing the coefficient precision may affect the speech quality. Delta coding does not. The speech data may be encoded using any, all or none of these techniques. However, there is a tradeoff between data compression and software complexity of the controlling microcomputer (e.g. PIC1650A) — highly compressed speech data will yield more speech per ROM, but will necessitate complex decoding routines in the controlling microcomputer. The standard PIC1650A in the VSM2032 module was programmed to handle highly compressed speech data and, therefore, may be overly complex for inclusion in an already burdened microcomputer. The following pages illustrate the use of a simple algorithm to drive the SP0250. #### **EXAMPLE** The driver routine shown in Figure 10 will retrieve data of the format shown in Figure 8. The speech data was compressed by technique #1. Five stages are implemented for voiced speech, and two stages for unvoiced speech. The driver routine is easy to implement, yet the ROM stores 30% more speech data than the non-compressed 15 x 8 bit format. The ROM is divided into two sections — the jump table and the speech data. Each jump table entry points to the starting address of a particular segment of speech data. If there are ten words stored in ROM, then there will be ten two byte entries in the jump table. The speech data for each word will consist of compressed speech frames. The 32K ROM with data compressed by technique #1 can store approximately 7-10 seconds of speech. If additional compression techniques were performed on the data, the ROM could store up to 30 seconds of speech. #### **SPEECH DATA** Listed below are the speech data for the word "EAT". The first line is the jump table entry which indicates that the speech data starts at octal address 24. The last line marks the end of the speech data block. The remaining lines are the speech data frames — 13 bytes for voiced frames, 6 bytes for unvoiced frames. ``` TEMP T=00004 IS ON CR A1 USING 00024 BLKS R=0000 0001 $000000,024,000,L, 5000024, 0002 0003 003,065,066,042,034,013, 103,106,040,331,104,064,112,114,020,136,222,141,350, 0004 0005 101,130,040,360,116,054,116,126,020,152,220,127,340, 0006 102,114,040,336,072,044,121,116,020,164,220,144,351, 102,076,034,327,072,060,123,046,010,126,220,153,355, 0007 0008 102,020,024,334,106,044,125,066,014,156,216,134,343, 102,102,034,361,064,044,126,066,014,150,216,131,341, 0009 0010 101,130,040,332,032,040,130,100,020,152,216,137,346, 0011 102,112,040,323,036,040,133,066,020,152,216,147,354, 0012 102,116,040,324,044,050,135,050,014,140,214,140,350, 0013 101,132,040,270,072,074,140,056,014,140,214,161,362, 0014 102,144,044,260,060,070,142,100,010,132,216,142,354, 0015 101,140,044,226,106,100,144,104,010,154,216,163,363, 0016 003,064,062,204,210,201, 0017 003,027,014,020,027,210, 0018 003,011,042,020,230,214, 0019 003,007,026,016,214,003, 003,000,032,014,220,202, 0020 003,000,020,012,205,010, 0021 0022 003,000,036,010,221,014, 0023 003,000,026,040,033,213, 0024 003,072,056,050,050,220, 0025 003,075,120,102,025,005, 0026 003,123,076,102,031,016, 0027 003,163,060,064,033,013, 0028 003,164,076,076,032,202, 0029 003,161,126,102,103,204, 0030 003,135,104,074,041,212, 0031 003,074,100,070,070,224, 003,061,076,056,112,231, 0032 003,026,052,054,115,234, 0033 0034 003,016,040,046,063,232, 0035 003,000,000,000,000,000, 0036 000,L ``` #### LISTING ``` PAGE 1 LINE ADDR B 1 B 2 1 2 ; • SP 0250 CONTROLLER 3 ; * ******* LIST P=1650 ORG 7 8 9 10 : REGISTER EQUATES 11 12 000001 RTCC :RTCC REGISTER EQU 1 13 :PROGRAM COUNTER 14 000002 PС EQU 2 STATUS WORD REGISTER 000003 SWR EQU 3 15 FILE SELECT REGISTER 16 000004 FSR EQU 4 000005 5 : ADDRESS LINES TO ROM EQU IOA 17 ; ADDRESS/CHIP FNABLE/HANDSHAKING 900000 IOB Εωυ 6 18 :SWITCH INPUT/BUSY LINE 000007 SWITCH EQU 7 19 :ROM/SP 0250 INTERFACE 10 000010 DATA EQU 20 LOADD ΕQU 11 :ROM ADDRESS-LO 000011 21 12 ; ROM ADDRESS-HI 22 000012 HIADD EQU 13 :REPEAT BYTE -VOICE/UNVOICED ΕQU 23 000013 REPEAT ; COEFFICIENT COUNT 24 14 000014 CCOUNT EQU 15 :TEMP STORE 000015 TEMP EQU 25 26 27 28 : BIT FQUATES 29 : 30 : CARRY BIT-SWR 000000 EQU 31 C 0 :ZERO BIT -SWR 000002 Z EQU 2 32 ;DATA PRESENT - IOB 000005 DATAP EQU 5 33 :DATA REQUEST - IOB 000006 DATAQ EQU 34 6 : VOICED/UNVOICED -REPEAT 35 000006 VOICE EQU 36 37 : SUBROUTINES 38 39 40 000000 00150 ZEROCO CLRF DATA :ZERO COEFFICIENT 41 000001 02646 IOB DATAP STROBE BSF 42 000002 02246 108 DATAP :STROBE SPUZSO -NEG. EDGE BCF 43 000003 04000 44 RETLW 0 45 :INCADD -INCREMENT ROM ADDRESS 46 47 ; NEXT SEQUENTIAL LOCATION LOADD 000004 01251 48 INCADD INCF BTFSC SWR,Z 000005 03103 49 HIADD :LOW ORDER ROLL -OVER 000006 01252 INCF 50 51 000007 04000 RETLW 0 52 :DISABL -DISABLE ROM 53 54 ``` ``` ADDR LINE B 1 82 PAGE 2 000010 06320 DISABL MOVLW 320 55 000011 00046 MOVWF 108 ;DISABLE ROM 000012 04000 57 RETLW O 58 59 -RESTORE DATA BUS 60 :RESTOR 61 000013 06377 377 62 RESTOR MOVLW DATA 000014 00050 :RESTORE FOR SP 0250/ROM COMM. 63 MOVWF 64 000015 04000 RETLW 0 65 ; READ -READ ROM/ADRESSED BY LO/HIADD 67 000016 01011 READ MOVFW LOADD 68 000017 00045 MOVWE IOA :PUT OUT LO HIADD 000020 01012 MOVFW 69 000021 07017 ANDLW 17 CONLY 4 BITS VALID 000022 06720 3 2 U IORLW :KEEP ROM DISABLED 71 72 000023 00046 MOVWF 108 :PUT OUT HI 000024 07157 157 73 ANDLW 000025 00046 IOB 74 MOVWF ; ENABLE ROM 75 000026 04000 RETLW :DATA PRESENT ON IOD 0 76 77 :MAIN PROGRAM 78 RTCC 79 000027 00141 START CLRF :INITALIZE FOR STROBE INPUT 000030 01001 RTCC 80 WAIT MOVFW SWR . Z 000031 03103 BTFSC A 1 WAIT 000032 05030 GOTO ; NO STROBETT SWITCH 000033 01007 MOVFW ;DATA STRBOBET 83 177 84 000034 07177 ANDLW :LOW 7 BITS VALID 000035 00051 LOADD 85 MOVWF :STORE SWITCH INPUT :SWITCH INPUT 7 BITS 000036 00152 HIADD 86 CLRF 000037 02003 SWR,C 87 BCF LOADD 88 000040 01551 RLF :JUMP TABLE -2 BYTE ADDRESS 000041 06177 89 177 MOVLW 000042 00047 MOVWF SWITCH :BUSY LOW -CHIP "TALKING" 90 000043 04416 READ 91 CALL :READ ROM -JUMP TABLE 000044 01010 MOVFW DATA GET DATA 92 93 000045 00055 MOVWE TEMP ISTORE LO ADDRESS 94 000046 04404 INCADD ; NEXT ROM LOCATION CALL 95 000047 04410 DISABL CALL :DISABLE ROM 000050 04416 READ 96 CALL : READ ROM - JUMP TABLE 000051 01010 DATA 97 MOVEW HIADD 98 000052 00052 MOVWF :HI ADDRESS FROM JUMP TABLE TEMP 99 000053 01015 MOVFW 000054 00051 LOADD 100 MOVWF ; LO ADDRESS FROM JUMP TABLE 101 102 IGET FRAMES OF DATA FROM ROM AND SEND TO SP 0250 103 104 105 000055 03306 READY BTFSC IOB DATAQ :LINE INVERTEDED 000056 05055 READY 106 GOTO :SP 0250 NOT READY 000057 04410 FRAME CALL DISABL :DISABL ROM 107 000060 04416 READ :GET VOICE SELFCT/REPEAT 108 CALL ``` ``` LINE ADDR B 1 B 2 PAGE 3 000061 01010 109 MOVEW DATA 110 000062 03103 BTFSC SWR , Z 000063 05143 111 GOŤO FINISH :ZERO BYTE -END "WORD" 112 000064 00053 REPEAT MOVWF STORE VOICE SELECT/REPEAT 113 000065 03713 BTFSS REPEAT, VOICE 000066 05117 114 UNVOIC GOTO :UNVOICED FRAME 115 000067 06010 MOVLW 10 116 000070 00054 SHALE MOVWE CCOUNT :LOAD COEFFICIENT COUNT 000071 04404 117 INCADD GETDAT CALL : NEXT-LOCATION IN ROM 118 000072 04410 CALL DISABL :DISABLE ROM 000073 04416 119 READ CALL :GET COEFFICIENT 000074 04401 120 STRUBE CALL :STROBE DATA INTO SP U250 000075 01354 121 DECFSZ CCOUNT 122 000076 05071 GETDAT GOTO :MORE COEFFICIENTS 000077 03353 123 BTFSC REPEAT.7 000100 05111 124 7ER06 GOTO :SECOND TIME THROUGH 125 000101 04410 DISABL CALL 000102 01013 126 MOVFW REPEAT 127 000103 00050 DATA MOVWF :OUTPUT VOICE SELECT/REPEAT 128 000104 04401 STROBE SP 0256 STROBE CALL 129 000105 04413 RESTOR :RESTORE SP 0250/ROM BUS CALL 130 000106 02753 REPEAT,7 REST BSF :SET FLAG 000107 06004 131 MOVIW :GET STAGES 4 & 5 000110 05070 132 SHALF GOTO 133 000111 04410 DISABL ZER06 CALL :DISABLE ROM 134 000112 04400 7EROCO :ZERO COEFFICIENT FOR CALL 000113 04400 135 zEROCO CALL SIXTH STAGE 000114 04413 136 RESTOR CALL :SET IOD FOR INPUT 000115 04404 137 CALL INCADD 000116 05055 138 READY GOTO GET NEXT SPEECH FRAME 139 140 :UNVOICED 141 000117 04410 142 DISABL UNVOIC CALL :DISABLE ROM 000120 04400 143 ZEROCO :ZERO COEFFICIENT FOR CALL 000121 04400 144 ZEROCO :FIRST STAGE CALL 145 000122 04413 RESTOR ; RESTORE SP 0250/ROM BUS CALL 000123 04404 146 INCADD : NEXT ROM LOCATION CALL 147 000124 04416 CALL READ GET AMPLITUDE 148 000125 04401 STROBE :STROBE DATA INTO SP 0250 CALL 000126 04410 149 CALL DISABL :DISABLE ROM 150 000127 04400 CALL ZEROCO :ZERO COEFFICIENT FOR 000130 04400 151 ZEROCO :SECOND STAGE CALL 000131 06100 152 .64 MOVLW DATA 153 000132 00050 ;PITCH PERIOD -> 64 MOVWF 000133 04401 154 STROBE :STROBE INTO SP 0250 CALL 155 000134 04400 ZEROCO :ZERO COEFFICIENT FOR CALL 000135 04400 156 ZEROCO ;THIRD STAGE CALL 000136 01013 157 REPEAT MOVFW 000137 00050 158 DATA : VOICE SELECT/REPEAT MOVWF 159 000140 04401 STROBE CALL :STROBE INTO SP 0250 000141 04413 160 RESTOR :RESTORE SP 0250/ROM BUS CALL 000142 05106 161 GOTO REST :GET COEFFIENTS FOR 4 & 5 STAGE 162 ``` ``` LINE ADDR 81 B 2 PAGE 163 FINISH -ONE WORD OR PHRASE HAS BEEN SPOKEN 164 165 ; 166 000143 06377 FINISH MOVLW 377 000144 00047 SWITCH :BUSY HI -CHIP "NOT TALKING" 167 MOVWF 000145 04413 RESTOR 168 CALL RESTOR IOD FOR INPUT 169 START 000146 05027 GOTO 170 ORG 777 000777 05027 GOTO START 171 172 001000 END ASSEMBLER ERRORS . 0 ``` NOTE: On reset all I/O pins are set high and program execution begins at address 7778. #### **NORTH AMERICA UNITED STATES:** **MICROELECTRONICS DIVISION** NORTHEAST—600 West John Street Hicksville, New York 11802 Tel: 516-733-3107, TWX: 510-221-1866 20th Century Plaza Daniel Webster Highway Merrimack, New Hampshire 03054 Tel: 603-424 3303, TWX: 710-366-0676 858 Welsh Road Maple Glen, Pennsylvania 19002 Tel: 215-643-5326 SOUTHEAST-7901 4th Street, N., Suite 208 St. Petersburg, Florida 33702 Tel: 813-577-4024, TWX: 810-863-0398 1616 Forest Drive Annapolis, Maryland 21403 Tel: 301-269-6250, TWX: 710-867-8566 4921C Professional Court Raleigh, North Carolina 27609 Tel: 919-876-7380 SOUTH CENTRAL-5520 LBJ Frwy., Suite 330 Dallas, Texas 75240 Tel: 214-934-1654, TWX: 910-860-9259 CENTRAL-4524 S. Michigan Street South Bend, Indiana 46614 Tel: 219-291-0585, TWX: 810-299-2518 5820 West 85th Street, Suite 102 Indianapolis, Indiana 46278 Tel: 317-872-7740, TWX: 810-341-3145 2355 S. Arlington Hts. Road, Suite 408 Arlington Heights, Illinois 60005 Tel: 312-981-0040, TWX: 910-687-0254 32969 Hamilton Court, Suite 210 Farmington Hills, Michigan 48018 Tel: 313-391-4070 SOUTHWEST-201 Standard Street El Segundo, California 90245 Tel: 213-322-7745, TWX: 910-348-6296 NORTHWEST-3080 Olcott Street, Suite 230C Santa Clara, California 95051 Tel: 408-496-0844, TWX: 910-379-0010 #### **EUROPE** **EUROPEAN SALES HEADQUARTERS:** GENERAL INSTRUMENT MICROELECTRONICS LTD. Regency House, 1-4 Warwick Street, London W1R 5WB Tel: 01-439-1895, Telex: 23272 # **NORTHERN EUROPEAN SALES OFFICE:** Regency House, 1-4 Warwick Street, London W1R 5WB Tel: 01-439-1891, Telex: 23272 Sandhamnsgatan 67 S-115 28, Stockholm Tel: 08-67 99 25, Telex: 17779 #### **CENTRAL EUROPEAN SALES OFFICE:** GENERAL INSTRUMENT DEUTSCHLAND GmbH (MOS Produktgruppe) Nordendstrasse 3, 8000 Munchen 40 Tel: (089)27 24 049, Telex: 528054 6070 Langen Bei Frankfurt A Main Wilhelm-Leuschner Platz 8, Postf. 1167 Tel: (6103) 23 051, Telex: 415000 ## **SOUTHERN EUROPEAN SALES OFFICE:** 5-7 Rue De L'Amiral Courbet 94160 Sainte Mande, Paris Tel: 365 72 50, Telex: 213073 Piazza Novelli, 8 20129 Milano Tel: 720914, Telex: 843-320348 ### **ASIA** #### HONG KONG: GENERAL INSTRUMENT HONG KONG LTD. 139 Connaught Road Central, 3/F, San-Toi Building Tel: (5) 434360, Telex: 84606 #### JAPAN: GENERAL INSTRUMENT INTERNATIONAL CORP. Fukide Bldg. 8th Floor, 1-13 Toranomon 4-Chome Minato-ku, Tokyo 105 Tel: (03) 437-0281, Telex: 2423413 TAIWAN: GENERAL INSTRUMENT MICROELECTRONICS TAIWAN 77 Pao Chiao Road, Hsin Tien Taipei, Taiwan Tel: (02) 914-6234, Telex: 785-3111 # MANUFACTURING FACILITIES U.S.A.—Hicksville, New York ● Chandler, Arizona ● EUROPE—Glenrothes, Scotland ● ASIA—Kaohsiung, Taiwan #### **APPLICATIONS CENTERS** U.S.A.—Hicksville, New York • Chandler, Arizona • Los Angeles, California EUROPE-Glenrothes, Scotland • London, England • Paris, France • Munich, Germany ASIA—Kaohsiung, Taiwan • Tokyo, Japan • Hong Kong