# 16,384 Bit Serial Read Only Memory ### **FEATURES** - 2048 x 8 Bit ROM Organization - Serial In/Parallel Out Shift Register - Single Supply Voltage +5V - Interfaced to SP-0256 - Totally Automatic Custom Programming ### DESCRIPTION The SPR-16 is a serial Read Only Memory with 2048 x 8 bits of ROM. The data is addressed by an internal program counter (PC). The device also contains a serial in/parallel out shift register, which is used to assemble an address to be parallel loaded into the PC. The device operates with a single supply (nominally +5V) which may be powered down when the system is inactive. When the SPR-16 is interfaced to the SP-0256 Speech Processor, the ROM enable input is used to avoid bus conflict on the serial out pin during SPR-16 power up. The SPR-16 is constructed on a single monolithic chip utilizing General Instrument's low voltage N-Channel Ion Implant technology. # PIN ASSIGNMENTS (PRELIMINARY) | Pin Number | Name | Function | | | | | |------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 9 | ROM ENABLE | Active low chip select used in system to eliminate bus conflict at system start-up. When brought high, ROM Enable Tri-States Serial Out (Pin 3). | | | | | | 14 | SERIAL IN | Serial Input used to load 16 bit address into device. | | | | | | 10 | SERIAL OUT | Output pin used to shift out data byte. | | | | | | 7 | CS1 | Active high chip select. Will Tri-State Serial output when low. | | | | | | 8 | CS2 | Active low chip select. Will Tri-State Serial output when high. | | | | | | 4 | ROM CLOCK | 1.56MHz clock input from SP-0256 speech processor. | | | | | | 1 | Vss | Ground pin. | | | | | | 2 | C3 | | | | | | | 16 | C2 | Control pins decoded to determine device function. | | | | | | 15 | C1 | | | | | | | 11 | V <sub>DD</sub> | Positive supply pin (+4.6V to +7.0V). | | | | | ### **TABLE 1 SPR-16 CONTROL STATES** | C1 | C2 | C3 | Function | | | | | |----|----|----|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 0 | 0 | 0 | NOP | No Action Taken | | | | | 0 | 0 | 1 | ASR Load | Accepts data from the serial input, synchronous to the externally supplied ROM clock. This data is shifted into the ASR holding register in preparation for loading into the PC. Although ASR is 16 bits long, it is not necessary to load all 16 bits of address sequentially in one ASR load. | | | | | 0 | 1 | 0 | PC Load | Loads the contents of the ASR register into the PC. | | | | | 0 | 1 | 1 | DSR Load | Loads the 8 bits of data pointed to by the present value of the least significant 11 bits of the PC into the data output shift register (DSR). At the completion of the DSR load the PC is incremented. | | | | | 1 | 0 | 0 | DSR Shift Out | Shifts out the contents of DSR to the serial out pin, synchronous to the ROM clock. | | | | | 1 | 0 | 1 | RET Register Load | Loads the return register (RET) with the current value of the PC | | | | | 1 | 1 | 0 | Return | Loads the PC with the contents of the RET register. | | | | | 1 | 1 | 1 | NOP | No Action Taken | | | | # ELECTRICAL CHARACTERISTICS ### **Maximum Ratings** | V <sub>DD</sub> | | |-------------------------------------|-----------| | Storage Temperature –25° | to +125°C | | Lead Temperature (Soldering) 1D Sec | +333°C | # Standard Conditions (unless otherwise stated) $V_{DD} = +4.6V \text{ to } +7.0V$ Operating Temperature = 0°C to +55°C ### **Supply Current** $V_{DD} \quad 25mA \quad V_{DD} = 7.0V$ ROM clock frequency typically 1.56MHz $V_{SS} = 0.0V$ ### DC CHARACTERISTICS | Characteristic | Min | Max | Units | Conditions | - | |------------------------|-----|-----------------|-------|------------|---| | Inputs | | | | | | | ROM ENABLE, SERIAL IN, | 1 | | | | | | CS1, CS2, C1, C2, C3 | | | | | | | ROM Clock | | | | | | | Logic 0 | 0.0 | .4 | l v | | | | Logic 1 | 2.2 | V <sub>DD</sub> | V | | | | Capacitance | _ | 10 | μF | | | | Leakage | | 10 | μΑ | | | | Outputs | | 1 | · | | | | SERIAL OUT | | | | | | | Logic 0 | 0.0 | .6 | v | 1.6mA | | | Logic 1 | 2.4 | V <sub>DD</sub> | l v | 50µA | |