Changes

CRTC

10 bytes added, 12:30, 11 July 2024
/* HSYNC */
=== HSYNC ===
The HSYNC width value is interpreted differently between CRTCs. On CRTCs 0/1, if 0 is programmed then no HSYNC is generated (and therefore, no interrupts). On CRTCs 2/3/4, if 0 is programmed then this gives an HSYNC width of 16.
==== Signal delay ====
13,173
edits