Changes

Jump to: navigation, search

FPGAmstrad

24 bytes added, 12:51, 17 June 2015
/* Amstrad motherboard */
The magic RAM in FPGA, getting two clock entry, is not as magical as I thinked : it does solve clock equations using the clock manager (DCM) and BUFG components (saying phase is freedom between input and output). If you want a set of clock synchronized do not add a BUFG in one of its wires. If you don't care about synchronize of two clocks, just add it and then it will help to solve finer and greater the clock manager equations of DCM while compiling.
==== Amstrad motherboard (How to tickle JavaCPC) ====
=== Clock sequence ===
1,200
edits